# Basic RISC CPU (BRC) Verification

By Spencer Hernandez

#### Introduction

In this report, we aim to verify that the instruction set of the BRC we have been building this semester is fully functional. This will be done by simulating four assembly programs in a Java-based simulator, as well as in Modelsim, and verifying that the final state of each machine matches. Once we do this, we will know that the instructions perform as we intend them to, so the CPU will be operational.

## Add Tests (add)

This program verifies the la, add, st, ld, and stop instructions by loading 2 different numbers in different registers, adding them, storing them, and then loading them into a new register

### Add Tests (add)

#### Java-based simulator results

|     |   |          |     |   | PC = 000 | 00018 |          |       |          |
|-----|---|----------|-----|---|----------|-------|----------|-------|----------|
| r0  | = | 00000000 | rl  | = | 00000040 | r2 =  | 00000020 | r3 =  | 00000060 |
| r4  | = | 00000060 | r5  | = | 00000000 | r6 =  | 00000000 | r7 =  | 00000000 |
| r8  | = | 00000000 | r9  | = | 00000000 | r10 = | 00000000 | rl1 = | 00000000 |
| r12 | = | 00000000 | r13 | = | 00000000 | r14 = | 00000000 | r15 = | 00000000 |
| r16 | = | 00000000 | r17 | = | 00000000 | r18 = | 00000000 | r19 = | 00000000 |
| r20 | = | 00000000 | r21 | = | 00000000 | r22 = | 00000000 | r23 = | 00000000 |
| r24 | = | 00000000 | r25 | = | 00000000 | r26 = | 00000000 | r27 = | 00000000 |
| r28 | = | 00000000 | r29 | = | 00000000 | r30 = | 00000000 | r31 = | 00000000 |

#### Modelsim results

| /b2v_PC/Q 00000018               | (000 (00000004    | (00000008    | ф000000C (,000000 | 010      | 00000014  | (00000018 |
|----------------------------------|-------------------|--------------|-------------------|----------|-----------|-----------|
| /b2v_IR/Q F8000000               | (00000000 (284000 | 40 (28800020 | (60C22000         | 18C08004 | (09008004 | (F8000000 |
| /b2v_RegisterFile/RF(4) 00000060 | (00000000         |              |                   |          |           | (00000060 |
| /b2v_RegisterFile/RF(3) 00000060 | (00000000         |              | (00000060         |          |           |           |
| /b2v_RegisterFile/RF(2) 00000020 | (00000000         | (00000       | 020               |          |           |           |
| /b2v_RegisterFile/RF(1) 00000040 | (00000000         | 00000040     |                   |          |           |           |

# ALU Tests (alu\_tests)

- This program verifies the br, addi, and, or, sub, ori, nop, not, shr, shc, shl, shra, and andi instructions.
- Registers r1 through r15 are filled with their corresponding values (ie: r6 gets loaded with 6)
- Registers r16 through r23 are filled with strings that mostly contain F to see that the bits are being properly changed
- Registers r24 throughr31 are filled with their corresponding values (ie: r29 gets loaded with 29)

### ALU Tests (alu\_tests)

|     |   |          |     |   | PC =     | 000010a8 |     |        |     |   |          |
|-----|---|----------|-----|---|----------|----------|-----|--------|-----|---|----------|
| r0  | = | 00000000 | rl  | = | 00000001 | r2 =     | 00  | 000002 | r3  | = | 00000003 |
| r4  | = | 00000004 | r5  | = | 00000005 | r6 =     | 00  | 000006 | r7  | = | 00000007 |
| r8  | = | 00000008 | r9  | = | 00000009 | r10 =    | 000 | 00000a | r11 | = | d0000000 |
| r12 | = | 0000000c | r13 | = | 0000000d | r14 =    | 000 | 00000e | r15 | = | 0000000f |
| r16 | = | fffffffe | r17 | = | 7fffffff | r18 =    | 7f: | fffffe | r19 | = | fffe7fff |
| r20 | = | f0000000 | r21 | = | 000000f0 | r22 =    | ff  | ffffff | r23 | = | ffffffff |
| r24 | = | 00000018 | r25 | = | 00000019 | r26 =    | 000 | 00001a | r27 | = | 0000001b |
| r28 | = | 0000001c | r29 | = | 0000001d | r30 =    | 00  | 00001e | r31 | = | 0000001f |

Java-based simulator results

0000001F

(0000001¢

10000001A

00000019 00000018

( 0000000E

( 00000016 0000001D



# Branch Tests (branch\_tests)

- This program verifies the brl instruction.
- Several addresses are loaded into registers r1 through r11, and then branching instructions are used to act as loops and increment values in registers.
- Branch and link addresses are loaded into registers r12 through r16. The tester must monitor the statements; executed to confirm that control is properly passed based on the register values used.
- r20 is loaded with the address of stop

### Branch Tests (branch\_tests)

|     |   |          |     |   | PC =     | 000010e | С |          |     |   |          |
|-----|---|----------|-----|---|----------|---------|---|----------|-----|---|----------|
| r0  | = | 00000000 | rl  | = | 00001040 | r2      | = | 00001050 | r3  | = | 0000105c |
| r4  | = | 00001068 | r5  | = | 00001074 | r6      | = | 00001080 | r7  | = | 00001094 |
| r8  | = | 000010b8 | r9  | = | 000010c4 | r10     | = | 000010d0 | r11 | = | 000010dc |
| r12 | = | 0000109c | r13 | = | 000010a0 | r14     | = | 000010a8 | r15 | = | 000010ac |
| r16 | = | 000010b0 | r17 | = | 00000000 | r18     | = | 00000000 | r19 | = | 00000000 |
| r20 | = | 000010e8 | r21 | = | 00000000 | r22     | = | 00000000 | r23 | = | 00000000 |
| r24 | = | 00000001 | r25 | = | 00000000 | r26     | = | 00000000 | r27 | = | 00000000 |
| r28 | = | ffffffff | r29 | = | 00000000 | r30     | = | 00000000 | r31 | = | 00000000 |

Java-based simulator results



Modelsim results

# Load Store Tests (load\_store\_tests)

- This program verifies the str, ldr, and lar instructions.
- r0 loaded with 8000 (hex)
- r1 through r3 are loaded with 1s, r4 through r7 loaded with 2s, r8 through r11 filled with 3s, r12 through r15 loaded with 4s, r16 through r19 are loaded with 5s, r20 through r23 loaded with 6s, r24 through r27 filled with 7s, r28 through r31 loaded with 8s

#### Load Store Tests (load store tests)



Java-based simulator results



Modelsim results

#### Conclusion

After successfully simulating the tests in the Java-based simulator and running the tests in Modelsim, we can see that for each test, the final state (the values held in all the registers) of each simulation matches. Therefore, the entirety of the instruction set of the CPU is functioning properly, and we can conclude that the functionality of this Basic RISC CPU is verified.